

# Precision 20 MHz CMOS Rail-to-Rail **Input/Output Operational Amplifiers**

# AD8616/AD8618

#### **FEATURES**

Low offset voltage: 65 µV max Single-supply operation: 2.7 V to 5.5 V

Low noise: 8 nV/√Hz Wide bandwidth: >20 MHz Slew rate: 12 V/µs

High output current: 150 mA

No phase reversal

Low input bias current: 1 pA Low supply current: 2 mA

Unity gain stable

#### **APPLICATIONS**

**Barcode scanners Battery-powered instrumentation Multipole filters Sensors ASIC** input or output amplifier Audio **Photodiode amplification** 

#### PIN CONFIGURATIONS



Figure 3. 14-Lead TSSOP (RU-14)



Figure 4. 14-Lead SOIC (R-14)

#### **GENERAL DESCRIPTION**

The AD8616/AD8618 are dual/quad, rail-to-rail, input and output, single-supply amplifiers featuring very low offset voltage, wide signal bandwidth, and low input voltage and current noise. The parts use a patented trimming technique that achieves superior precision without laser trimming. The AD8616/AD8618 are fully specified to operate from 2.7 V to 5 V single supplies.

The combination of 20 MHz bandwidth, low offset, low noise, and very low input bias current make these amplifiers useful in a wide variety of applications. Filters, integrators, photodiode amplifiers, and high impedance sensors all benefit from the combination of performance features. AC applications benefit from the wide bandwidth and low distortion. The AD8616/ AD8618 offer the highest output drive capability of the

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 $DigiTrim^{TM}$  family, which is excellent for audio line drivers and other low impedance applications.

Applications for the parts include portable and low powered instrumentation, audio amplification for portable devices, portable phone headsets, bar code scanners, and multipole filters. The ability to swing rail to rail at both the input and output enables designers to buffer CMOS ADCs, DACs, ASICs, and other wide output swing devices in single-supply systems.

The AD8616/AD8618 are specified over the extended industrial (-40°C to +125°C) temperature range. The AD8616 is available in 8-lead MSOP and narrow SOIC surface mount packages; the MSOP version is available in tape and reel only. The AD8618 is available in 14-lead SOIC and 14-lead TSSOP packages.

© 2004 Analog Devices, Inc. All rights reserved.

### **TABLE OF CONTENTS**

| Specifications                      |
|-------------------------------------|
| $V_S = 5 \text{ V}3$                |
| V <sub>S</sub> = 2.7 V 4            |
| Absolute Maximum Ratings            |
| Thermal Resistance                  |
| ESD Caution                         |
| Typical Performance Characteristics |
| Applications                        |
| Input Overvoltage Protection        |
| Output Phase Reversal               |

|   | Driving Capacitive Loads                        | 12 |
|---|-------------------------------------------------|----|
|   | Overload Recovery Time                          | 13 |
|   | D/A Conversion                                  | 13 |
|   | Low Noise Applications                          | 13 |
|   | High Speed Photodiode Preamplifier              | 14 |
|   | Active Filters                                  | 14 |
|   | Power Dissipation                               | 14 |
|   | Power Calculations for Varying or Unknown Loads | 15 |
| C | Outline Dimensions                              | 16 |
|   | Ordering Guide                                  | 16 |

### **REVISION HISTORY**

4/04—Data Sheet Changed from Rev. 0 to Rev. A

| Added AD8618Univers        | sal |
|----------------------------|-----|
| Updated Outline Dimensions | 16  |

1/04—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_s = 5 V$ 

 $@V_{CM} = V_S/2$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.

Table 1.

| Parameter                    | Symbol                   | Conditions                                                                | Min  | Тур  | Max | Unit               |
|------------------------------|--------------------------|---------------------------------------------------------------------------|------|------|-----|--------------------|
| INPUT CHARACTERISTICS        |                          |                                                                           |      |      |     |                    |
| Offset Voltage               | Vos                      | $V_S = 3.5 \text{ V} @ V_{CM} = 0.5 \text{ V} \text{ and } 3.0 \text{ V}$ |      | 23   | 65  | μV                 |
|                              |                          | $V_{CM} = 0 V \text{ to } 5 V$                                            |      | 80   | 500 | μV                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 800 | μV                 |
| Offset Voltage Drift         | $\Delta V_{OS}/\Delta T$ | -40°C < T <sub>A</sub> < +125°C                                           |      | 1.5  | 7   | μV/°C              |
| Input Bias Current           | I <sub>B</sub>           |                                                                           |      | 0.2  | 1   | pА                 |
|                              |                          | $-40^{\circ}\text{C} < \text{T}_{A} < +85^{\circ}\text{C}$                |      |      | 50  | рA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 500 | pА                 |
| Input Offset Current         | los                      |                                                                           |      | 0.1  | 0.5 | pА                 |
|                              |                          | -40°C < T <sub>A</sub> < +85°C                                            |      |      | 50  | pA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 250 | pА                 |
| Input Voltage Range          |                          |                                                                           | 0    |      | 5   | V                  |
| Common-Mode Rejection Ratio  | CMRR                     | $V_{CM} = 0 \text{ V to } 4.5 \text{ V}$                                  | 80   | 100  |     | dB                 |
| Large Signal Voltage Gain    | Avo                      | $R_L = 2 \text{ k}\Omega, V_O = 0.5 \text{ V to 5 V}$                     | 105  | 1500 |     | V/mV               |
| Input Capacitance            | $C_{DIFF}$               |                                                                           |      | 2.6  |     | pF                 |
|                              | Ссм                      |                                                                           |      | 10   |     | pF                 |
| OUTPUT CHARACTERISTICS       |                          |                                                                           |      |      |     |                    |
| Output Voltage High          | V <sub>OH</sub>          | $I_L = 1 \text{ mA}$                                                      | 4.98 | 4.99 |     | V                  |
|                              |                          | I <sub>L</sub> = 10 mA                                                    | 4.88 | 4.92 |     | V                  |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           | 4.7  |      |     | V                  |
| Output Voltage Low           | $V_{OL}$                 | $I_L = 1 \text{ mA}$                                                      |      | 7.5  | 15  | mV                 |
|                              |                          | $I_L = 10 \text{ mA}$                                                     |      | 70   | 100 | mV                 |
|                              |                          | $-40$ °C < $T_A$ < $+125$ °C                                              |      |      | 200 | mV                 |
| Output Current               | Іоит                     |                                                                           |      | ±150 |     | mA                 |
| Closed-Loop Output Impedance | Z <sub>out</sub>         | $f = 1 \text{ MHz}, A_V = 1$                                              |      | 3    |     | Ω                  |
| POWER SUPPLY                 |                          |                                                                           |      |      |     |                    |
| Power Supply Rejection Ratio | PSRR                     | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                                   | 70   | 90   |     | dB                 |
| Supply Current per Amplifier | Isy                      | $V_0 = 0 V$                                                               |      | 1.7  | 2.0 | mA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 2.5 | mA                 |
| DYNAMIC PERFORMANCE          |                          |                                                                           |      |      |     |                    |
| Slew Rate                    | SR                       | $R_L = 2 k\Omega$                                                         |      | 12   |     | V/µs               |
| Settling Time                | ts                       | To 0.01%                                                                  |      | <0.5 |     | μs                 |
| Gain Bandwidth Product       | GBP                      |                                                                           |      | 24   |     | MHz                |
| Phase Margin                 | Øo                       |                                                                           |      | 73   |     | Degrees            |
| NOISE PERFORMANCE            |                          |                                                                           |      |      |     |                    |
| Peak-to-Peak Noise           | e <sub>n</sub> p-p       | 0.1 Hz to 10 Hz                                                           |      | 2.4  |     | μV                 |
| Voltage Noise Density        | en                       | f = 1 kHz                                                                 |      | 8    |     | nV/√Hz             |
|                              |                          | f = 10 kHz                                                                |      | 6    |     | nV/√Hz             |
| Current Noise Density        | in                       | f = 1 kHz                                                                 |      | 0.05 |     | pA/√ <del>Hz</del> |
| Channel Separation           | Cs                       | f = 10 kHz                                                                |      | -115 |     | dB                 |
| ·                            |                          | f = 100 kHz                                                               |      | -110 |     | dB                 |

 $V_s = 2.7 V$ 

 $@V_{CM} = V_S / 2$ ,  $T_A = 25$ °C, unless otherwise noted.

Table 2.

| Parameter                    | Symbol                   | Conditions                                                                | Min  | Тур  | Max | Unit               |
|------------------------------|--------------------------|---------------------------------------------------------------------------|------|------|-----|--------------------|
| INPUT CHARACTERISTICS        |                          |                                                                           |      |      |     |                    |
| Offset Voltage               | Vos                      | $V_S = 3.5 \text{ V} @ V_{CM} = 0.5 \text{ V} \text{ and } 3.0 \text{ V}$ |      | 23   | 65  | μV                 |
|                              |                          | $V_{CM} = 0 \text{ V to } 2.7 \text{ V}$                                  |      | 80   | 500 | μV                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 800 | μV                 |
| Offset Voltage Drift         | $\Delta V_{OS}/\Delta T$ | -40°C < T <sub>A</sub> < +125°C                                           |      | 1.5  | 7   | μV/°C              |
| Input Bias Current           | I <sub>B</sub>           |                                                                           |      | 0.2  | 1   | pA                 |
| ·                            |                          | -40°C < T <sub>A</sub> < +85°C                                            |      |      | 50  | pA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 500 | pA                 |
| Input Offset Current         | los                      |                                                                           |      | 0.1  | 0.5 | pA                 |
| ·                            |                          | -40°C < T <sub>A</sub> < +85°C                                            |      |      | 50  | pA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 250 | pA                 |
| Input Voltage Range          |                          |                                                                           | 0    |      | 2.7 | V                  |
| Common-Mode Rejection Ratio  | CMRR                     | $V_{CM} = 0 V \text{ to } 2.7 V$                                          | 84   | 100  |     | dB                 |
| Large Signal Voltage Gain    | A <sub>vo</sub>          | $R_L = 2 \text{ k}\Omega$ , $V_O = 0.5 \text{ V to } 2.2 \text{ V}$       | 55   | 150  |     | V/mV               |
| Input Capacitance            | C <sub>DIFF</sub>        |                                                                           |      | 2.6  |     | pF                 |
| ·                            | Ссм                      |                                                                           |      | 10   |     | pF                 |
| OUTPUT CHARACTERISTICS       |                          |                                                                           |      |      |     | '                  |
| Output Voltage High          | V <sub>OH</sub>          | I <sub>L</sub> = 1 mA                                                     | 2.65 | 2.68 |     | V                  |
| , 3 3                        |                          | -40°C < T <sub>A</sub> < +125°C                                           | 2.6  |      |     | V                  |
| Output Voltage Low           | V <sub>OL</sub>          | I <sub>L</sub> = 1 mA                                                     |      | 11   | 25  | mV                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 30  | mV                 |
| Output Current               | Іоит                     |                                                                           |      | ±50  |     | mA                 |
| Closed-Loop Output Impedance | Zout                     | $f = 1 \text{ MHz}, A_V = 1$                                              |      | 3    |     | Ω                  |
| POWER SUPPLY                 |                          |                                                                           |      |      |     |                    |
| Power Supply Rejection Ratio | PSRR                     | $V_S = 2.7 \text{ V to } 5.5 \text{ V}$                                   | 70   | 90   |     | dB                 |
| Supply Current per Amplifier | Isy                      | $V_0 = 0 V$                                                               |      | 1.7  | 2   | mA                 |
|                              |                          | -40°C < T <sub>A</sub> < +125°C                                           |      |      | 2.5 | mA                 |
| DYNAMIC PERFORMANCE          |                          |                                                                           |      |      |     |                    |
| Slew Rate                    | SR                       | $R_L = 2 k\Omega$                                                         |      | 12   |     | V/µs               |
| Settling Time                | ts                       | To 0.01%                                                                  |      | <0.3 |     | μs                 |
| Gain Bandwidth Product       | GBP                      |                                                                           |      | 22   |     | MHz                |
| Phase Margin                 | Øo                       |                                                                           |      | 50   |     | Degrees            |
| NOISE PERFORMANCE            |                          |                                                                           |      |      |     |                    |
| Peak-to-Peak Noise           | e <sub>n</sub> p-p       | 0.1 Hz to 10 Hz                                                           |      | 2.1  |     | μV                 |
| Voltage Noise Density        | e <sub>n</sub>           | f = 1 kHz                                                                 |      | 8    |     | nV/√Hz             |
|                              |                          | f = 10 kHz                                                                |      | 6    |     | nV/√Hz             |
| Current Noise Density        | in                       | f = 1 kHz                                                                 |      | 0.05 |     | pA/√ <del>Hz</del> |
| Channel Separation           | Cs                       | f = 10 kHz                                                                |      | -115 |     | dB                 |
| •                            |                          | f = 100 kHz                                                               |      | -110 |     | dB                 |

### **ABSOLUTE MAXIMUM RATINGS**

Table 3. AD8616/AD8618 Stress Ratings

| Parameter                                 | Rating          |
|-------------------------------------------|-----------------|
| Supply Voltage                            | 6 V             |
| Input Voltage                             | GND to Vs       |
| Differential Input Voltage                | ±3 V            |
| Ouput Short-Circuit Duration to GND       | Indefinite      |
| Storage Temperature                       | −65°C to +150°C |
| Operating Temperature Range               | -40°C to +125°C |
| Lead Temperature Range (Soldering 60 sec) | 300°C           |
| Junction Temperature                      | 150°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, i.e.,  $\theta_{JA}$  is specified for device soldered in circuit board for surface-mount packages.

Table 4.

| ckage Type      | θ <sub>JA</sub>                                | θις                                                        | Unit                                                                |  |
|-----------------|------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------|--|
| ead MSOP (RM)   | 210                                            | 45                                                         | °C/W                                                                |  |
| ead SOIC (R)    | 158                                            | 43                                                         | °C/W                                                                |  |
| Lead SOIC (R)   | 120                                            | 36                                                         | °C/W                                                                |  |
| Lead TSSOP (RU) | 180                                            | 35                                                         | °C/W                                                                |  |
|                 | ead MSOP (RM)<br>ead SOIC (R)<br>Lead SOIC (R) | ead MSOP (RM) 210<br>ead SOIC (R) 158<br>Lead SOIC (R) 120 | ead MSOP (RM) 210 45<br>ead SOIC (R) 158 43<br>Lead SOIC (R) 120 36 |  |

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Input Offset Voltage Distribution



Figure 6. Offset Voltage Drift Distribution



Figure 7. Input Offset Voltage vs. Common-Mode Voltage (200 Units, Five Wafer Lots Including Process Skews)



Figure 8. Input Bias Current vs. Temperature



Figure 9. Output Voltage to Supply Rail vs. Load Current



Figure 10. Output Voltage Swing vs. Temperature

Rev. A | Page 6 of 16



Figure 11. Open-Loop Gain and Phase vs. Frequency



Figure 12. Closed-Loop Output Voltage Swing



Figure 13. Output Impedance vs. Frequency



Figure 14. Common-Mode Rejection Ratio vs. Frequency



Figure 15. PSRR vs. Frequency



Figure 16. Small-Signal Overshoot vs. Load Capacitance



Figure 17. Supply Current vs. Temperature



Figure 18. Supply Current vs. Supply Voltage



Figure 19. Voltage Noise Density vs. Frequency



Figure 20. Voltage Noise Density vs. Frequency

04648-0-018

04648-0-020



Figure 21. Small-Signal Transient Response



Figure 22. Large-Signal Transient Response

Rev. A | Page 8 of 16

VOLTAGE (500mV/DIV)

04648-0-016



Figure 23. THD + N

04648-0-021



Figure 24. Settling Time



Figure 25. 0.1 Hz to 10 Hz Input Voltage Noise



Figure 26. Input Offset Voltage Distribution



Figure 27. Input Offset Voltage vs. Common-Mode Voltage (200 Units, Five Wafer Lots Including Process Skews)



Figure 28. Input Offset Voltage vs. Common-Mode Voltage (200 Units, Five Wafer Lots Including Process Skews)

348-0-026



Figure 29. Output Voltage to Supply Rail vs. Load Current



Figure 30. Output Voltage Swing vs. Temperature



Figure 31. Open-Loop Gain and Phase vs. Frequency



Figure 32. Closed-Loop Output Voltage Swing vs. Frequency



Figure 33. Small-Signal Overshoot vs. Load Capacitance



Figure 34. Voltage Noise Density vs. Frequency

04648-0-035



Figure 35. Voltage Noise Density vs. Frequency

04648-0-033



Figure 36. Small-Signal Transient Response



Figure 37. Large-Signal Transient Response

### **APPLICATIONS**

#### INPUT OVERVOLTAGE PROTECTION

The AD8616/AD8618 have internal protective circuitry that allows voltages exceeding the supply to be applied at the input.

It is recommended, however, not to apply voltages that exceed the supplies by more than 1.5 V at either input of the amplifier. If a higher input voltage is applied, series resistors should be used to limit the current flowing into the inputs.

The input current should be limited to <5 mA. The extremely low input bias current allows the use of larger resistors, which allows the user to apply higher voltages at the inputs. The use of these resistors adds thermal noise, which contributes to the overall output voltage noise of the amplifier.

For example, a 10 k $\Omega$  resistor has less than 13 nV/ $\sqrt{\text{Hz}}$  of thermal noise and less than 10 nV of error voltage at room temperature.

#### **OUTPUT PHASE REVERSAL**

The AD8616/AD8618 are immune to phase inversion, a phenomenon that occurs when the voltage applied at the input of the amplifier exceeds the maximum input common mode.

Phase reversal can cause permanent damage to the amplifier and lock-ups to systems with feedback loops.



Figure 38. No Phase Reversal

### **DRIVING CAPACITIVE LOADS**

Although the AD8616/AD8618 are capable of driving capacitive loads of up to 500 pF without oscillating, a large amount of overshoot is present when operating at frequencies above 100 kHz. This is especially true when the amplifier is configured in positive unity gain (worst case). When such large capacitive loads are required, the use of external compensation is highly recommended. This reduces the overshoot and minimizes ringing, which in turn improves the frequency response of the

AD8616/AD8618. One simple technique for compensation is the snubber, which consists of a simple RC network. With this circuit in place, output swing is maintained and the amplifier is stable at all gains.

Figure 40 shows the implementation of the snubber, which reduces overshoot by more than 30% and eliminates ringing, which can cause instability. Using the snubber does not recover the loss of bandwidth incurred from a heavy capacitive load.



Figure 39. Driving Heavy Capacitive Loads without Compensation



Figure 40. Snubber Network



Figure 41. Driving Heavy Capacitive Loads Using the Snubber Network

#### **OVERLOAD RECOVERY TIME**

Overload recovery time is the time it takes the output of the amplifier to come out of saturation and recover to its linear region. Overload recovery is particularly important in applications where small signals must be amplified in the presence of large transients. Figure 42 and Figure 43 show the positive and negative overload recovery times of the AD8616. In both cases, the time elapsed before the AD8616 comes out of saturation is less than 1  $\mu s$ . In addition, the symmetry between the positive and negative recovery times allows for excellent signal rectification without distortion to the output signal.



TIME (1µs/DIV)

Figure 42. Positive Overload Recovery



Figure 43. Negative Overload Recovery

#### D/A CONVERSION

The AD8616 can be used at the output of high resolution DACs. Their low offset voltage, fast slew rate, and fast settling time make the parts suitable to buffer voltage output or current output DACs.

Figure 44 shows an example of the AD8616 at the output of the AD5542. The AD8616's rail-to-rail output and low distortion help maintain the accuracy needed in data acquisition systems and automated test equipment.



Figure 44. Buffering DAC Output

### **LOW NOISE APPLICATIONS**

Although the AD8618 typically has less than 8 nV/ $\sqrt{\text{Hz}}$  of voltage noise density at 1 kHz, it is possible to reduce it further. A simple method is to connect the amplifiers in parallel, as shown in Figure 45. The total noise at the output is divided by the square root of the number of amplifiers. In this case, the total noise is approximately  $4 \text{ nV}/\sqrt{\text{Hz}}$  at room temperature. The  $100 \Omega$  resistor limits the current and provides an effective output resistance of  $50 \Omega$ .



Figure 45. Noise Reduction

#### HIGH SPEED PHOTODIODE PREAMPLIFIER

The AD8616/AD8618 are excellent choices for I-to-V conversions. The very low input bias, low current noise, and high unity gain bandwidth of the parts make them suitable, especially for high speed photodiode preamps.

In high speed photodiode applications, the diode is operated in a photoconductive mode (reverse biased). This lowers the junction capacitance at the expense of an increase in the amount of dark current that flows out of the diode.

The total input capacitance, C1, is the sum of the diode capacitance and that of the op amp. This creates a feedback pole and causes degradation of the phase margin, making the op amp unstable. It is therefore necessary to use a capacitor in the feedback to compensate for this pole.

To get the maximum signal bandwidth, select

$$C2 = \sqrt{\frac{C1}{2\pi R2f_U}}$$

where  $f_U$  is the unity gain bandwidth of the amplifier.



Figure 46. High Speed Photodiode Preamplifier

### **ACTIVE FILTERS**

The low input bias current and high unity gain bandwidth of the AD8616 make it an excellent choice for precision filter design.

Figure 47 shows the implementation of a second-order low-pass filter. The Butterworth response has a corner frequency of 100 kHz and a phase shift of 90°. The frequency response is shown in Figure 48.



Figure 47. Second-Order Low-Pass Filter



Figure 48. Second-Order Butterworth Low-Pass Filter Frequency Response

### **POWER DISSIPATION**

Although the AD8616/AD8618 are capable of providing load currents to 150 mA, the usable output load current drive capability is limited to the maximum power dissipation allowed by the device package used. In any application, the absolute maximum junction temperature for the AD8616/AD8618 is 150°C; this should never be exceeded because the device could suffer premature failure. Accurately measuring power dissipation of an integrated circuit is not always a straightforward exercise; Figure 49 has been provided as a design aid for setting a safe output current drive level or selecting a heat sink for the package options available on the AD8616.



Figure 49. Maximum Power Dissipation vs. Ambient Temperature

These thermal resistance curves were determined using the AD8616 thermal resistance data for each package and a maximum junction temperature of 150°C. The following formula can be used to calculate the internal junction temperature of the AD8616/AD8618 for any application:

$$T_I = P_{DISS} \times \theta_{IA} + T_A$$

where:

 $T_{J}$  = junction temperature;

 $P_{DISS}$  = power dissipation;

 $\theta_{JA}$  = package thermal resistance, junction-to-case; and

 $T_A$  = ambient temperature of the circuit.

To calculate the power dissipated by the AD8616/AD8618, use the following equation:

$$P_{DISS} = I_{LOAD} \times (V_S - V_{OUT})$$

where:

 $I_{LOAD}$  = output load current;

 $V_S$  = supply voltage; and

 $V_{OUT}$  = output voltage.

The quantity within the parentheses is the maximum voltage developed across either output transistor.

# POWER CALCULATIONS FOR VARYING OR UNKNOWN LOADS

Often, calculating power dissipated by an integrated circuit to determine if the device is being operated in a safe range is not as simple as it might seem. In many cases, power cannot be directly measured. This may be the result of irregular output waveforms or varying loads; indirect methods of measuring power are required.

There are two methods to calculate power dissipated by an integrated circuit. The first can be done by measuring the package temperature and the board temperature. The other is to directly measure the circuit's supply current.

# Calculating Power by Measuring Ambient and Case Temperature

Given the two equations for calculating junction temperature:

$$T_J = T_A + P \theta_{JA}$$

where:

 $T_J$  = junction temperature;

 $T_A$  = ambient temperature.

 $\theta_{JA}$  = the junction-to-ambient thermal resistance.

$$T_I = T_C + P \theta_{IC}$$

where  $T_C$  is case temperature and  $\theta_{JA}$  and  $\theta_{JC}$  are given in the data sheet.

The two equations can be solved for P (power):

$$T_A + P \theta_{IA} = T_C + P \theta_{IC}$$

$$P = (T_A - T_C)/(\theta_{IC} - \theta_{IA})$$

Once power has been determined, it is necessary to go back and calculate the junction temperature to assure that it has not been exceeded.

The temperature measurements should be directly on the package and on a spot on the board that is near the package but not touching it. Measuring the package could be difficult. A very small bimetallic junction glued to the package could be used; an infrared sensing device could be used if the spot size is small enough.

### **Calculating Power by Measuring Supply Current**

Power can be calculated directly if the supply voltage and current are known. However, supply current may have a dc component with a pulse into a capacitive load. This could make rms current very difficult to calculate. This can be overcome by lifting the supply pin and inserting an rms current meter into the circuit. For this to work, the user must be sure that all of the current is being delivered by the supply pin being measured. This is usually a good method in a single-supply system; however, if the system uses dual supplies, both supplies may need to be monitored.

### **OUTLINE DIMENSIONS**





**COMPLIANT TO JEDEC STANDARDS MO-187AA** 

Figure 50. 8-Lead Micro Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters



COMPLIANT TO JEDEC STANDARDS MS-012AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 51. 8-Lead Standard Small Outline Package [SOIC] (R-8) Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 52. 14-Lead Standard Small Outline Package [SOIC] (R-14) Dimensions shown in millimeters and (inches)



Figure 53. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model          | Temperature Range | Package Description | Package Outline | Branding Code |
|----------------|-------------------|---------------------|-----------------|---------------|
| AD8616ARM-R2   | -40°C to +125°C   | 8-Lead MSOP         | RM-8            | BLA           |
| AD8616ARM-REEL | -40°C to +125°C   | 8-Lead MSOP         | RM-8            | BLA           |
| AD8616AR       | -40°C to +125°C   | 8-Lead SOIC         | R-8             |               |
| AD8616AR-REEL  | -40°C to +125°C   | 8-Lead SOIC         | R-8             |               |
| AD8616AR-REEL7 | -40°C to +125°C   | 8-Lead SOIC         | R-8             |               |
| AD8618AR       | -40°C to +125°C   | 14-Lead SOIC        | R-14            |               |
| AD8618AR-REEL  | -40°C to +125°C   | 14-Lead SOIC        | R-14            |               |
| AD8618AR-REEL7 | -40°C to +125°C   | 14-Lead SOIC        | R-14            |               |
| AD8618ARU      | -40°C to +125°C   | 14-Lead TSSOP       | RU-14           |               |
| AR8618ARU-REEL | -40°C to +125°C   | 14-Lead TSSOP       | RU-14           |               |

© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

D04648-0-4/04(A)



www.analog.com